#### **FEATURES** ### 2M x 8 MRAM Memory - +3.3 Volt power supply - Fast 35 ns read/write cycle - SRAM compatible timing - Unlimited read & write endurance - Data always non-volatile for >20-years at temperature - RoHS-compliant small footprint BGA and TSOP2 packages #### **BENEFITS** - One memory replaces FLASH, SRAM, EEPROM and BBSRAM in systems for simpler, more efficient designs - Improves reliability by replacing battery-backed SRAM ### INTRODUCTION The MR4A08B is a 16,777,216-bit magnetoresistive random access memory (MRAM) device organized as 2,097,152 words of 8 bits. The MR4A08B offers SRAM compatible 35ns read/write timing with unlimited endurance. Data is always non-volatile for greater than 20-years. Data is automatically protected on power loss by lowvoltage inhibit circuitry to prevent writes with voltage out of specification. The MR4A08B is the ideal memory solution for applications that must permanently store and retrieve critical data and programs quickly. The MR4A08B is available in small footprint 400-mil, 44-lead plastic small-outline TSOP type-II package or 10 mm x 10 mm, 48-pin ball grid array (BGA) package with 0.75 mm ball centers. These packages are compatible with similar low-power SRAM products and other non-volatile RAM products. The MR4A08B provides highly reliable data storage over a wide range of temperatures. The product is offered with commercial (0 to +70 °C) and industrial (-40 to +85 °C) operating temperature range options. #### **CONTENTS** | 1. DEVICE PIN ASSIGNMENT | 2 | |------------------------------|----| | 2. ELECTRICAL SPECIFICATIONS | | | 3. TIMING SPECIFICATIONS | 7 | | 4. ORDERING INFORMATION | 1 | | 5. MECHANICAL DRAWING | 12 | | 6. REVISION HISTORY | 14 | | How to Reach Us | 14 | Ramsun International Limited 英尚国际有限公司 # 1. DEVICE PIN ASSIGNMENT Figure 1.1 Block Diagram **Table 1.1 Pin Functions** | Signal Name | Function | |-----------------|----------------| | А | Address Input | | Ē | Chip Enable | | $\overline{W}$ | Write Enable | | G | Output Enable | | DQ | Data I/O | | V <sub>DD</sub> | Power Supply | | V <sub>ss</sub> | Ground | | DC | Do Not Connect | | NC | No Connection | Figure 1.2 Pin Diagrams for Available Packages (Top View) 44 Pin TSOP2 48 Pin FBGA **Table 1.2 Operating Modes** | ǹ | G <sup>1</sup> | $\overline{\mathbf{W}}^{1}$ | Mode | V <sub>DD</sub> Current | DQ[7:0] <sup>2</sup> | |---|----------------|-----------------------------|-----------------|-----------------------------------|----------------------| | Н | Х | Χ | Not selected | <sub>SB1</sub> , <sub>SB2</sub> | Hi-Z | | L | Н | Н | Output disabled | l <sub>DDR</sub> | Hi-Z | | L | L | Н | Byte Read | I <sub>DDR</sub> | $D_{Out}$ | | L | Х | L | Byte Write | l <sub>DDW</sub> | D <sub>in</sub> | $<sup>^{1}</sup>$ H = high, L = low, X = don't care <sup>&</sup>lt;sup>2</sup> Hi-Z = high impedance ### 2. ELECTRICAL SPECIFICATIONS ### **Absolute Maximum Ratings** This device contains circuitry to protect the inputs against damage caused by high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage greater than maximum rated voltages to these high-impedance (Hi-Z) circuits. The device also contains protection against external magnetic fields. Precautions should be taken to avoid application of any magnetic field more intense than the maximum field intensity specified in the maximum ratings. **Table 2.1 Absolute Maximum Ratings**<sup>1</sup> | Parameter | Symbol | Value | Unit | |----------------------------------------------------------------|------------------------|-------------------------------|------| | Supply voltage <sup>2</sup> | V <sub>DD</sub> | -0.5 to 4.0 | V | | Voltage on any pin <sup>2</sup> | V <sub>IN</sub> | -0.5 to V <sub>DD</sub> + 0.5 | V | | Output current per pin | I <sub>OUT</sub> | ±20 | mA | | Package power dissipation <sup>3</sup> | $P_{_{D}}$ | 0.600 | W | | Temperature under bias | | | | | MR4A08B (Commercial) | T <sub>BIAS</sub> | -10 to 85 | °C | | MR4A08BC (Industrial) | BIAS | -45 to 95 | | | Storage Temperature | T <sub>stg</sub> | -55 to 150 | °C | | Lead temperature during solder (3 minute max) | $T_{Lead}$ | 260 | °C | | Maximum magnetic field during write MR4A08B (All Temperatures) | H <sub>max_write</sub> | 8000 | A/m | | Maximum magnetic field during read or standby | H <sub>max_read</sub> | 8000 | A/m | Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to recommended operating conditions. Exposure to excessive voltages or magnetic fields could affect device reliability. $<sup>^{\</sup>rm 2}\,$ All voltages are referenced to $\rm V_{\rm ss}.$ <sup>&</sup>lt;sup>3</sup> Power dissipation capability depends on package characteristics and use environment. | Parameter | Symbol | Min | Typical | Max | Unit | |-------------------------------------------------------------------------|-----------------|-------------------|---------|--------------------|------| | Power supply voltage | V <sub>DD</sub> | 3.0 <sup>1</sup> | 3.3 | 3.6 | V | | Write inhibit voltage | V <sub>wi</sub> | 2.5 | 2.7 | 3.0 ¹ | V | | Input high voltage | V <sub>IH</sub> | 2.2 | - | $V_{DD} + 0.3^{2}$ | V | | Input low voltage | V <sub>IL</sub> | -0.5 <sup>3</sup> | - | 0.8 | V | | Temperature under bias<br>MR4A08B (Commercial)<br>MR4A08BC (Industrial) | T <sub>A</sub> | 0<br>-40 | | 70<br>85 | °C | **Table 2.2 Operating Conditions** - 1. There is a 2 ms startup time once $V_{DD}$ exceeds $V_{DD}$ (min). See **Power Up and Power Down Sequencing** below. - 2. $V_{IH}(max) = V_{DD} + 0.3 V_{DC}$ ; $V_{IH}(max) = V_{DD} + 2.0 V_{AC}$ (pulse width $\leq 10$ ns) for $I \leq 20.0$ mA. - 3. $V_{\parallel}(min) = -0.5 V_{DC}$ ; $V_{\parallel}(min) = -2.0 V_{AC}$ (pulse width $\leq 10$ ns) for $I \leq 20.0$ mA. ### **Power Up and Power Down Sequencing** MRAM is protected from write operations whenever $V_{DD}$ is less than $V_{WI}$ . As soon as $V_{DD}$ exceeds $V_{DD}$ (min), there is a startup time of 2 ms before read or write operations can start. This time allows memory power supplies to stabilize. The $\overline{E}$ and $\overline{W}$ control signals should track $V_{DD}$ on power up to $V_{DD}^-$ 0.2 V or $V_{IH}$ (whichever is lower) and remain high for the startup time. In most systems, this means that these signals should be pulled up with a resistor so that signal remains high if the driving signal is Hi-Z during power up. Any logic that drives $\overline{E}$ and $\overline{W}$ should hold the signals high with a power-on reset signal for longer than the startup time. During power loss or brownout where $V_{DD}$ goes below $V_{WI}$ , writes are protected and a startup time must be observed when power returns above $V_{DD}$ (min). Figure 2.1 Power Up and Power Down Diagram Ramsun International Limited 英尚国际有限公司 **Table 2.3 DC Characteristics** | Parameter | Symbol | Min | Typical | Max | Unit | |------------------------------------------------------------------------------------|---------------------|------------------------------|---------|------------------------------|------| | Input leakage current | l <sub>Ikg(I)</sub> | - | - | ±1 | μΑ | | Output leakage current | <br> <br> lkg(O) | - | - | ±1 | μΑ | | Output low voltage $(I_{OL} = +4 \text{ mA})$ $(I_{OL} = +100 \mu\text{A})$ | V <sub>OL</sub> | - | - | 0.4<br>V <sub>ss</sub> + 0.2 | V | | Output high voltage<br>$(I_{OL} = -4 \text{ mA})$<br>$(I_{OL} = -100 \mu\text{A})$ | V <sub>OH</sub> | 2.4<br>V <sub>DD</sub> - 0.2 | - | - | V | **Table 2.4 Power Supply Characteristics** | Parameter | Symbol | Typical | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|-----|------| | AC active supply current - read modes <sup>1</sup> (I <sub>OUT</sub> = 0 mA, V <sub>DD</sub> = max) | l <sub>DDR</sub> | 60 | 68 | mA | | AC active supply current - write modes <sup>1</sup> (V <sub>DD</sub> = max) | I <sub>DDW</sub> | 152 | 180 | mA | | AC standby current $(V_{DD} = max, \overline{E} = V_{IH})$ no other restrictions on other inputs | I <sub>SB1</sub> | 9 | 14 | mA | | CMOS standby current $(\overline{E} \geq V_{DD} - 0.2 \text{ V and } V_{In} \leq V_{SS} + 0.2 \text{ V or } \geq V_{DD} - 0.2 \text{ V})$ $(V_{DD} = \text{max, } f = 0 \text{ MHz})$ | I <sub>SB2</sub> | 5 | 9 | mA | <sup>&</sup>lt;sup>1</sup> All active current measurements are measured with one address transition per cycle and at minimum cycle time. # 3. TIMING SPECIFICATIONS Table 3.1 Capacitance<sup>1</sup> | Parameter | Symbol | Typical | Max | Unit | |---------------------------|------------------|---------|-----|------| | Address input capacitance | C <sub>In</sub> | - | 6 | pF | | Control input capacitance | C <sub>In</sub> | - | 6 | pF | | Input/Output capacitance | C <sub>I/O</sub> | - | 8 | pF | $<sup>^1~</sup>$ f = 1.0 MHz, dV = 3.0 V, $\rm T_A$ = 25 °C, periodically sampled rather than 100% tested. **Table 3.2 AC Measurement Conditions** | Parameter | Value | Unit | |---------------------------------------------------|----------------|------| | Logic input timing measurement reference level | 1.5 | V | | Logic output timing measurement reference level | 1.5 | V | | Logic input pulse levels | 0 or 3.0 | V | | Input rise/fall time | 2 | ns | | Output load for low and high impedance parameters | See Figure 3.1 | | | Output load for all other timing parameters | See Figure 3.2 | | Figure 3.1 Output Load Test Low and High **Figure 3.2 Output Load Test All Others** Ramsun International Limited 英尚国际有限公司 #### **Read Mode** Table 3.3 Read Cycle Timing<sup>1</sup> | Parameter | Symbol | Min | Max | Unit | |-------------------------------------------------|-------------------|-----|-----|------| | Read cycle time | t <sub>AVAV</sub> | 35 | - | ns | | Address access time | t <sub>AVQV</sub> | - | 35 | ns | | Enable access time <sup>2</sup> | t <sub>ELQV</sub> | - | 35 | ns | | Output enable access time | t <sub>GLQV</sub> | - | 15 | ns | | Output hold from address change | t <sub>AXQX</sub> | 3 | - | ns | | Enable low to output active <sup>3</sup> | t <sub>ELQX</sub> | 3 | - | ns | | Output enable low to output active <sup>3</sup> | t <sub>GLQX</sub> | 0 | - | ns | | Enable high to output Hi-Z³ | t <sub>EHQZ</sub> | 0 | 15 | ns | | Output enable high to output Hi-Z³ | t <sub>GHQZ</sub> | 0 | 10 | ns | $<sup>\</sup>overline{W}$ is high for read cycle. Power supplies must be properly grounded and decoupled, and bus contention conditions must be minimized or eliminated during read or write cycles. Figure 3.3A Read Cycle 1 Note: Device is continuously selected $(\overline{E} \le V_{IL}, \overline{G} \le V_{IL})$ . Figure 3.3B Read Cycle 2 Ramsun International Limited 英尚国际有限公司 <sup>&</sup>lt;sup>2</sup> Addresses valid before or at the same time $\overline{E}$ goes low. <sup>&</sup>lt;sup>3</sup> This parameter is sampled and not 100% tested. Transition is measured ±200 mV from the steady-state voltage. Timing Specifications MR4A08B Table 3.4 Write Cycle Timing 1 (W Controlled)<sup>1</sup> | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------|----------------------------------------|-----|-----|------| | Write cycle time <sup>2</sup> | t <sub>AVAV</sub> | 35 | - | ns | | Address set-up time | t <sub>AVWL</sub> | 0 | - | ns | | Address valid to end of write (G high) | t <sub>avwh</sub> | 18 | - | ns | | Address valid to en <u>d</u> of write (G low) | t <sub>AVWH</sub> | 20 | - | ns | | Write pulse width (G high) | t <sub>wlwh</sub><br>t <sub>wleh</sub> | 15 | - | ns | | Write pulse width (G low) | t <sub>wLWH</sub><br>t <sub>wLEH</sub> | 15 | - | ns | | Data valid to end of write | t <sub>DVWH</sub> | 10 | - | ns | | Data hold time | t <sub>whdx</sub> | 0 | - | ns | | Write low to data Hi-Z³ | t <sub>wLQZ</sub> | 0 | 12 | ns | | Write high to output active <sup>3</sup> | t <sub>wHQX</sub> | 3 | - | ns | | Write recovery time | t <sub>whax</sub> | 12 | - | ns | All write occurs during the overlap of $\overline{E}$ low and $\overline{W}$ low. Power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles. If $\overline{G}$ goes low at the same time or after $\overline{W}$ goes low, the output will remain in a high impedance state. After $\overline{W}$ , $\overline{E}$ or $\overline{UB}/\overline{LB}$ has been brought high, the signal must remain in steady-state high for a minimum of 2 ns. The minimum time between $\overline{E}$ being asserted low in one cycle to $\overline{E}$ being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device. Figure 3.4 Write Cycle Timing 1 (W Controlled) Ramsun International Limited 英尚国际有限公司 <sup>&</sup>lt;sup>2</sup> All write cycle timings are referenced from the last valid address to the first transition address. This parameter is sampled and not 100% tested. Transition is measured $\pm 200$ mV from the steady-state voltage. At any given voltage or temperature, $t_{\text{WLQZ}}(\text{max}) < t_{\text{WHQX}}(\text{min})$ Timing Specifications MR4A08B Table 3.5 Write Cycle Timing 2 (E Controlled)<sup>1</sup> | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------|----------------------------------------|-----|-----|------| | Write cycle time <sup>2</sup> | t <sub>AVAV</sub> | 35 | - | ns | | Address set-up time | t <sub>AVEL</sub> | 0 | - | ns | | Address valid to end of write $(\overline{G} \text{ high})$ | t <sub>AVEH</sub> | 18 | - | ns | | Address valid to end of write $(\overline{\overline{G}} \text{ low})$ | t <sub>AVEH</sub> | 20 | - | ns | | Enable to end of write ( $\overline{G}$ high) | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 15 | - | ns | | Enable to end of write ( $\overline{G}$ low) <sup>3</sup> | t <sub>ELEH</sub><br>t <sub>ELWH</sub> | 15 | - | ns | | Data valid to end of write | t <sub>DVEH</sub> | 10 | - | ns | | Data hold time | t <sub>EHDX</sub> | 0 | - | ns | | Write recovery time | t <sub>EHAX</sub> | 12 | - | ns | All write occurs during the overlap of $\overline{E}$ low and $\overline{W}$ low. Power supplies must be properly grounded and decoupled and bus contention conditions must be minimized or eliminated during read and write cycles. If $\overline{G}$ goes low at the same time or after $\overline{W}$ goes low, the output will remain in a high impedance state. After $\overline{W}$ , $\overline{E}$ or $\overline{UB}$ / $\overline{LB}$ has been brought high, the signal must remain in steady-state high for a minimum of 2 ns. The minimum time between $\overline{E}$ being asserted low in one cycle to $\overline{E}$ being asserted low in a subsequent cycle is the same as the minimum cycle time allowed for the device. - <sup>2</sup> All write cycle timings are referenced from the last valid address to the first transition address. - If $\overline{E}$ goes low at the same time or after $\overline{W}$ goes low, the output will remain in a high-impedance state. If $\overline{E}$ goes high at the same time or before $\overline{W}$ goes high, the output will remain in a high-impedance state. Figure 3.5 Write Cycle Timing 2 (E Controlled) Ramsun International Limited 英尚国际有限公司 ### 4. ORDERING INFORMATION **Figure 4.1 Part Numbering System** **Table 4.1 Available Parts** | Grade | Temp Range | Package | <b>Shipping Container</b> | Part Number | |------------|--------------|----------|---------------------------|----------------------------| | Commercial | 0 to +70°C | 44-TSOP2 | Tray | MR4A08BYS35 | | | | | Tape and Reel | MR4A08BYS35R | | | | 48-BGA | Tray | MR4A08BMA35 <sup>1</sup> | | | | | Tape and Reel | MR4A08BMA35R <sup>1</sup> | | Industrial | -40 to +85°C | 44-TSOP2 | Tray | MR4A08BCYS35 | | | | | Tape and Reel | MR4A08BCYS35R | | | | 48-BGA | Tray | MR4A08BCMA35 <sup>1</sup> | | | | | Tape and Reel | MR4A08BCMA35R <sup>1</sup> | 1. MSL-6 only. # 5. MECHANICAL DRAWING Figure 5.1 TSOP2 #### **Print Version Not To Scale** - 1. Dimensions and tolerances per ASME Y14.5M 1994. - 2. Dimensions in Millimeters. - <u>A.</u> Dimensions do not include mold protrusion. - Dimension does not include DAM bar protrusions. DAM Bar protrusion shall not cause the lead width to exceed 0.58. Ramsun International Limited 英尚国际有限公司 Figure 5.2 FBGA | Ref | Min | Nominal | Max | | | |-----|-----------|---------|------|--|--| | Α | 1.19 | 1.27 | 1.35 | | | | A1 | 0.22 | 0.27 | 0.32 | | | | b | 0.31 | 0.36 | 0.41 | | | | D | 10.00 BSC | | | | | | Е | 10.00 BSC | | | | | | D1 | 5.25 BSC | | | | | | E1 | 3.75 BSC | | | | | | DE | 0.375 BSC | | | | | | SE | 0.375 BSC | | | | | | е | 0.75 BSC | | | | | | Ref | Tolerance of, from and position | | | |-----|---------------------------------|--|--| | aaa | 0.10 | | | | bbb | 0.10 | | | | ddd | 0.12 | | | | eee | 0.15 | | | | fff | 0.08 | | | #### **Print Version Not To Scale** - 1. Dimensions in Millimeters. - 2. The 'e' represents the basic solder ball grid pitch. - (3) 'b' is measurable at the maximum solder ball diameter in a plane parallel to datum C. - 4) Dimension 'ccc' is measured parallel to primary datum - Primary datum C (seating plane) is defined by the crowns of the solder balls. - 6. Package dimensions refer to JEDEC MO-205 Rev. G. Ramsun International Limited 英尚国际有限公司